# SiGe:C HBT technology for advanced BiCMOS processes.

P. H. C. Magnée, G. A. M. Hurkx, P. Agarwal, W. D. van Noort, J. J. T. M. Donkers, J. Melai, E. Aksen, T. Vanhoucke, M. N. Vijayaraghavan

Philips Research Leuven, Kapeldreef 75, B-3001 Leuven, Belgium, peter.magnee@philips.com

*Abstract*— In this paper we discuss the present status of SiGe:C heterojunction bipolar transistors (HBTs), together with some Figures-of-Merit (FOMs) and their relation to technology. We also discuss new innovative solutions to the relatively low breakdown voltage and high-frequency substrate losses of Si technologies, when compared to III-V based technologies.

#### I. HIGH-SPEED SIGE:C HBTS

Silicon Germanium Carbon (SiGe:C) heterojunction bipolar transistors (HBTs) have rapidly found their place in modern BiCMOS technology. Today, SiGe:C HBTs are considered main-stream for radio-frequency (RF) applications. Their success lies in the combination of advanced performance due to band-gap engineering and state-of-the-art lithography, and CMOS compatible device architectures suitable for high-level integration. Fig. 1 shows a typical example (SEM cross-section) of CMOS compatible SiGe:C HBT. Hence, *standard* BiCMOS technologies become a good alternative for new microwave applications [1]–[4].



Fig. 1. SEM cross-section of a typical SiGe:C HBT, with a non-selectively grown epitaxial SiGe:C base layer and an in-situ doped emitter.

In speed SiGe:C HBTs have come close to III-V technologies, and the limits have not yet been reached. Cut-off frequencies as high as  $f_{\rm T} = 350 {\rm GHz}$  [5] and ring-oscillator delays as small as  $\tau = 3.6 {\rm ps}$  per stage [6] have been reported. In this paper we discuss the usefulness of these advanced SiGe:C technologies for microwave applications and make a comparison with III-V technologies, also taking into account parameters like substrate losses and breakdown voltage.

By further vertical- and lateral-scaling with respect to previously reported results [7], and carefully optimising the parasitics [8] we report here on experimental state-of-the-art SiGe:C HBT devices.

Fig. 2 shows a typical Gummel-plot, from which it can be seen that both  $I_{\rm C}$  and  $I_{\rm B}$  are ideal over a wide range of  $V_{\rm BE}$ , with a slope close to 60mV/dec.



Fig. 2. Typical Gummel-plot,  $I_{\rm C}$  and  $I_{\rm B}$  versus  $V_{\rm BE}$ , of a device with an emitter area of  $0.2 \times 5 \mu {\rm m}^2$ , before and after high-current stress. Device are stressed for 11h. at  $I_{\rm E} = 20 {\rm mA}$  with  $V_{\rm CB} = 1 {\rm V}$ , and measured with  $V_{\rm CB} = 0 {\rm V}$ .



Fig. 3. Cut-off frequency  $f_{\rm T}$  versus collector current density  $J_{\rm C}$ , for similar devices as shown in Fig. 2.

In Fig. 3 the  $f_{\rm T}$  is plotted versus collector current density  $J_{\rm C}$ , showing a peak of  $f_{\rm T}=230 {\rm GHz}$  at  $J_{\rm C}^{\rm top}=16 {\rm mA}/\mu {\rm m}^2$ . To demonstrate the superior robustness of these devices, compared to *e.g.* GaAs or InP based HBTs, we have also stressed them for up to 11 hours at  $J_{\rm C}=1.25 \times J_{\rm C}^{\rm top}$  ( $V_{\rm CB}=1{\rm V}$ ). As seen in Fig. 2, this has no impact on  $I_{\rm C}$  or  $I_{\rm B}$ .

Based on the results obtained from our experimental SiGe:C HBTs and by further realistic scaling of the vertical transistor profile, we have performed (2D) device simulations. These simulations show that devices with a cut-off frequency  $f_{\rm T} \approx$ 

500GHz are certainly a possibility (see Fig. 4), provided also the lateral dimensions and parasitics are scaled proportionally, see also Sec. II



Fig. 4. Simulated (2D)  $f_{\rm T}$  versus  $J_{\rm C}$  of a scaled Si/SiGe HBT. The inset shows the vertical transistor profile: donor-,  $N_D$  (dashed), and acceptor-,  $N_A$  (solid), concentration, and effective bandgap  $E_G$  (dotted).

#### II. FIGURES-OF-MERIT AND TECHNOLOGY

To characterise the high-frequency performance of RF devices, the cut-off frequency  $f_{\rm T}$  and maximum oscillation frequency  $f_{\rm max}$  are the most commonly quoted figures-of-merit (FOM).  $f_{\rm max}$  is often said to be a more reliably FOM, because it takes external parasitics into account. However, Agarwal *et al.* [8] already showed that, with advanced devices, also  $f_{\rm T}$  strongly depends on series resistances in the emitterand collector-lead ( $R_{\rm E}$  and  $R_{\rm C}$ ), and parasitic collector-base capacitance ( $C_{\rm CB}$ ),

$$\frac{1}{2\pi f_{\rm T}} = \frac{C_{\rm T}}{g_m} + \tau_N + (R_{\rm E} + R_{\rm C}) \times C_{\rm CB},\tag{1}$$

with  $g_m = dI_C/dV_{BE}$  is the transconductance,  $C_T = C_{EB}^{diff} + C_{EB}^{depl} + C_{CB}$  is the total capacitance, and  $\tau_N$  is the minority delay in the neutral base- and collector-region [9]. Hence, the only parasitic not included in  $f_T$  that is included in  $f_{max}$  is the base resistance  $(R_B)$ , as is expressed in the (over-simplified) relation

$$f_{\rm max} = \sqrt{\frac{f_{\rm T}}{8\pi R_{\rm B} C_{\rm CB}}}.$$
 (2)

From Eq.(1) one can see that in order to increase the  $f_{\rm T}$ , one should increase the ratio of the transconductance  $g_m$  over the total capacitance  $C_{\rm T}$ . For this, two technology parameters are involved: with band-gap engineering in the base (*i.e.* by applying SiGe) one can increase  $g_m$ , without lowering the base doping  $N_A^b$ , which would result in early high-injection effects in the base. Reducing the emitter access resistance  $R_{\rm E}$  helps to minimise the voltage drop, and hence, result in a higher junction voltage and thus collector current. The reduction in  $R_{\rm E}$  also helps to reduce the RC-delay, the second term in Eq.(1). The other two parameters in the RC-delay,  $R_C$  and  $C_{\rm CB}$  are both linked to the collector doping  $N_D^c$ . Agarwal et al. [8] showed that  $N_D^c$  has an optimum value for peak $f_{\rm T}$ , depending on other parameters, like  $R_{\rm E}$ . This optimum doping level then only leaves the base access resistance and the lateral transistor dimensions (both for  $R_{\rm B}$  and  $C_{\rm CB}$ ) as the parameters to improve on  $f_{\text{max}}$ .

As was already discussed for instance by Hurkx [9],  $f_{\rm T}$  and  $f_{\rm max}$  are defined for conditions normally not met in actual circuits. As an alternative FOM, which does include real circuit conditions, the available bandwidth (-3dB compression) is proposed [10]. By choosing a proper load admittance,  $y_{\rm L}$ , the voltage gain of a common emitter stage can be expressed in the transistor Y-parameters,

$$G_V = \frac{v_o}{v_i} = \frac{-y_{21}}{y_{22} + y_{\rm L}}.$$
(3)

From the frequency dependence of the transistor Y-parameters it is then possible to define the available bandwidth,  $f_A$ , as a sum of the input- and output-bandwidth,  $f_v$  and  $f_{out}$  [10]:

$$\frac{1}{2\pi f_{\rm A}} = \frac{1}{2\pi f_{\rm v}} + \frac{1}{2\pi f_{\rm out}}$$
$$= R_{\rm B}C_{\rm T} + R_{\rm L}C_{\rm out}, \qquad (4)$$

where  $R_{\rm L} = 1/{\rm Re}(y_{\rm L})$  is the load resistance, and  $C_{\rm out} \approx C_{\rm CS} + (1 + g_m R_{\rm B})C_{\rm CB}$  is the total capacitance seen at the output, including the Miller-effect on  $C_{\rm CB}$ .



Fig. 5. Voltage gain bandwidth,  $f_A$ , as a function of collector current bias, together with the separate components  $f_v$  and  $f_{out}$ , see Eq.(4).

Fig. 5 shows the bias dependence of the different components in Eq.(4), together with the resulting bandwidth, for the same simulated device as used for Fig. 4. This plots shows that although this device has an extremely high  $f_{\rm T}$ , it may still be limited in its usefulness for high-frequency microwave applications. In this case the available bandwidth  $f_{\rm A}$  is limited by the high  $C_{\rm CB}$ . This high  $C_{\rm CB}$  is a direct result of the high collector doping needed to reach the very high  $f_{\rm T}$ , showing that optimisation towards high  $f_{\rm T}$  does not necessarily leed to the most optimal device for circuit application.

### **III. SUBSTRATE LOSSES**

When compared to III-V based technologies, *e.g.* GaAs and InP, Si-based technologies, *e.g.* SiGe BiCMOS, have a clear advantage with respect to large-scale integration (System-on-Chip, SoC) and in general also a cost advantage for high volume production. The intrinsic transport properties in silicon, however, have some significant draw-backs when compared to common III-V materials like GaAs and InP. It has both a lower band-gap and a lower (electron) mobility.

The relatively small bandgap of Si, as compared to GaAs and InP, is responsible for a higher substrate conductivity. Even for ultra-lowly doped Si-substrates only a small amount of residual oxide charge is needed to create a conductive channel at the Si-SiO<sub>2</sub> interface, thereby significantly increasing the effective substrate conductivity [11]. This relatively high substrate conductivity results in higher substrate losses, especially at RF frequencies, than for the semi-insulating GaAs and/or InP substrates.

Since most of the substrate is only used as a carrier, the actual devices are only made in the top  $1-2\mu$ m, the most straight-forward way to limit the influence of the lossy substrate is to simply remove it and replace it by a different carrier. The substrate transfer technology (STT), described by Dekker *et al.* [12], could in principle be applied to any process. This was shown successfully by Aksen *et al.* [13], who processed an early development version of QUBiC4G [14] on SOI substrates. The transfer to glass and subsequent removal of the silicon substrate and thick copper backside metalisation is then quite straight-forward, see Fig. 6.



Fig. 6. Fully processed BiCMOS wafer, transfered to a glass substrate (left), and the schematic cross section of the process, with the thick copper connection at the backside (right).

This approach yields excellent substrate isolation without any degradation of the intrinsic device performance. In fact, the available bandwidth  $f_A$ , which strongly depends on the output capacitance, is significantly improved by removing the substrate and hence effectively eliminating the collectorsubstrate capacitance  $C_{CS}$ , see Fig. 7.



Fig. 7. Measured  $f_{\rm T}$  (open symbols, left axis) and  $f_{\rm A}$  (closed symbols, right axis) as a function of collector current density, for identical devices on bulk silicon, on an SOI substrate, and after transfer to glass (STT).

#### IV. BREAKDOWN VOLTAGE

The lower bandgap of Si is also the main cause of the lower critical electric field before breakdown, when compared to GaAs or InP. To reach the very high speed in today's SiGe:C devices, the collector is relatively highly doped, causing high electric field peaks at the collector-base junction. This results both in earlier junction breakdown  $BV_{CB0}$ , and earlier feedback breakdown  $BV_{CE0}$ . Recently Hueting *et al.* [15] proposed a new device concept, that applies the so-called Resurf or field shaping effect [16], well known for high-voltage power devices, to a lower voltage RF device. Using trenches filled with a field-plate along the collector drift region, together with an optimised doping profile, the electric field is flattened, resulting both in a higher breakdown voltage and a delayed on-set of the Kirk-effect [17]. The delayed Kirk-effect, in turn, results in a higher peak  $f_T$ . Hence, the  $f_T \times BV_{CB0}$  product, which serves as a FOM for the trade-off between speed and breakdown, can be improved by as much as a factor of 2 to 3.

First experimental evidence of this improved speed to breakdown trade-off by using the Resurf-effect was shown by Melai et al. [18], using a slightly different device, with a pindiode between the base- and collector-contact along-side the collector drift region in stead of the field-plate proposed in [15]. Fig. 8 shows a cross section of this so-called Resurf HBT (RHBT), while Fig. 9 shows the  $f_{\rm T}$ ,  ${\rm BV}_{\rm CB0}$  and the  $f_{\rm T} \times {\rm BV}_{{\rm CB0}}$  product as a function of device-width (emitterwidth). Since the field-shaping effect depends on a limited amount of charge, it only occurs over a limited distance, decreasing for increasing back-ground doping. Hence, for reasonably fast devices with a collector drift-region doping in the order of  $10^{17} \text{cm}^{-3}$  the Resurf-effect only works for devices with a width well below  $1\mu m$ . For sufficiently narrow devices a strong improvement in the trade-off is found. For devices with an emitter-width  $W_E = 0.7 \mu m$  we obtain an optimum of  $\mathrm{BV}_{\mathrm{CB0}}=24\mathrm{V}$  and  $f_{\mathrm{T}}=27\mathrm{GHz},$  yielding a product of  $f_{\rm T} \times BV_{\rm CB0} = 650 \text{GHzV}$ .



Fig. 8. SEM cross section of a Resurf HBT (left), and a schematic view of half the device (rectangular area in SEM), showing the Resurf effect of the pin-diode in the trench on the electric field in the collector drift-region (right).

The trade-off between  $f_{\rm T}$  and  ${\rm BV_{CB0}}$  is very important, especially for RF-power applications, for which it is more efficient to generate high RF power using a high voltage rather than a high current, see for instance [19]. This trade-off is benchmarked between different technologies in Fig. 10. From this benchmark study we see that reasonably high  $f_{\rm T} \times {\rm BV_{CB0}}$ products are obtained at low  ${\rm BV_{CB0}}$  (mainly SiGe), but at higher values,  ${\rm BV_{CB0}} \gtrsim 20{\rm V}$ , almost exclusively GaAs or InP devices are found. With the RHBT we obtain an  $f_{\rm T} \times {\rm BV_{CB0}}$ product comparable to that of GaAs devices. Simulations predict that, by further device optimisation, it is possible to obtain values of  $f_{\rm T} \times {\rm BV_{CB0}} > 2000{\rm GHzV}$  at  ${\rm BV_{CB0}} = 25{\rm V}$ , comparable to the best III-V results published [20].



Fig. 9. Measured BV  $_{\rm CB0},\,f_{\rm T}$  and their trade-off versus emitter-width  $W_E$  in a Resurf HBT.



Fig. 10. Benchmark of the  $f_{\rm T} \times {\rm BV_{CB0}}$  product as a function of  ${\rm BV_{CB0}}$ , for various technlogies, as found in literature. The filled circle shows the optimum device shown in Fig. 9. The open circles are the result of simulation on optimised devices [15].

# V. CONCLUSIONS

SiGe:C Heterojunction Bipolar Transistors have entered the speed range previously only accessable with III-V technologies. To fully benefit from this improved speed, however, it is essential to take into account all parasitics.

The high level of integration in Si-based technologies clearly have an advantage for analogue/mixed-signal applications, for a full System-on-a-Chip (SoC). However, for high frequency devices, there are two main draw-backs: the lossy silicon substrate, and the low critical electric field at breakdown, both related to the relatively small band-gap of Si. For both issues a possible solution has been shown. By applying Substrate Transfer Technolgy (STT), we have complete freedom of choice for the final substrate, thereby reducing the substrate parasitics significantly, or even eliminating them completely. The small lithographic dimension possible in modern Si-based technologies, allows to use the Resurf effect down to 20–25V, which improves the  $f_{\rm T} \times BV_{\rm CB0}$  product for a SiGe HBT with a factor of 2 to 3.

The authors would like to thank Randy de Kort and Ramon Havens for RF measurements, Ray Hueting and Jan Slotboom for fruitfull discussions, and Ronald Dekker for the substrate transfer.

## REFERENCES

- H. Veenstra and E. van der Heijden, "A 19-23 Ghz integrated LC-VCO in a production 70 Ghz ft SiGe technology," *Proc. IEEE ESSCIRC*, pp. 349–352, 2003.
- [2] —, "A 35.2-37.6 Ghz LC-VCO with undamping via the output buffer in a 70/100 Ghz ft/fmax SiGe production technology," 2004, submitted to IEEE ISSCC.
- [3] H. Veenstra, P. Barre, E. van der Heijden, D. W. van Goor, N. Lecacheur, B. Fahs, G. Gloaguen, and S. Clamagirand, "A 20-input 20-output 12.5 Gb/s SiGe crosspoint switch with less than 2ps rms jitter," *Proc. IEEE ISSCC*, pp. 174–183, 2003.
- [4] D. M. W. Leenaerts and C. S. Vaucher, "Frequency synthesizers for RF transceivers," *Proc. IEEE BCTM*, pp. 189–196, 2003.
- [5] J.-S. Rieh, B. Jagannathan, H. Chen, K. T. Schonenberg, D. Angell, A. Chinthakindi, J. Florkey, F. Golan, D. Greenberg, S.-J. Jeng, M. Khater, F. Pagette, C. Schnabel, P. Smith, A. Stricker, K. Vaed, R. Volant, D. Ahlgren, G. Freeman, K. Stein, and S. Subbanna, "SiGe HBTs with cut-off frequency of 350Ghz," *Proc. IEEE IEDM*, pp. 771– 774, 2002.
- [6] H. Rücker, B. Heinemann, R. Barth, D. Bolze, J. Drews, U. Haak, W. Höppner, D. Knoll, K. Köpke, S. Marschmeyer, H. H. Richter, P. Schley, D. Schmidt, R. Scholz, B. Tillack, W. Winkler, H.-E. Wulf, and Y. Yamamoto, "SiGe:C BiCMOS technology with 3.6 ps gate delay," *Proc. IEEE IEDM*, pp. 121–124, 2003.
- [7] J. J. T. M. Donkers, P. H. C. Magnée, H. G. A. Huizing, P. Agarwal, E. Aksen, P. Meunier-Beillard, F. Neuilly, R. J. Havens, and T. Vanhoucke, "Vertical profile optimisation of a self-aligned SiGeC HBT process with an n-cap emitter," *Proc. IEEE BCTM*, pp. 111–114, 2003.
  [8] P. Agarwal, H. G. A. Huizing, and P. H. C. Magnée, "The influence of
- [8] P. Agarwal, H. G. A. Huizing, and P. H. C. Magnée, "The influence of parasitic resistances on the f<sub>T</sub>-optimisation of high-speed SiGe-HBTs," *Proc. IEEE ESSDERC*, pp. 291–294, 2003.
- [9] G. A. M. Hurkx, "The relevance of  $f_T$  and  $f_{max}$  for the speed of a bipolar CE amplifier stage," *IEEE Trans. on El. Dev.*, vol. 44, pp. 775–781, 1997.
- [10] G. A. M. Hurkx, P. Agarwal, R. Dekker, E. van der Heijden, and H. Veenstra, "RF Figures-of-Merit for process optimisation," 2004, submitted to IEEE Trans. on El. Dev.
- [11] J. T. M. van Beek, M. H. W. M. van Delden, A. van Dijken, P. van Eerd, M. van Grootel, A. B. M. Jansman, A. L. A. M. Kemmeren, T. G. S. M. Rijks, P. G. Steeneken, J. den Toonder, M. Ulenaers, A. den dekker, P. Lok, N. Pulsford, F. van Straten, L. van Teeffelen, J. de Coster, and R. Puers, "High-Q integrated RF passives and micro-mechanical capacitors on silicon," *Proc. IEEE BCTM*, pp. 147–150, 2003.
- [12] R. Dekker, P. G. M. Baltus, and H. G. R. Maas, "Substrate transfer for RF technologies," *IEEE Trans. on El. Dev.*, vol. 50, pp. 747–757, 2003.
- [13] E. Aksen, W. D. van Noort, D. Bower, N. Bell, R. Dekker, W. de Boer, A. Rodriguez, P. Deixler, R. J. Havens, and P. H. C. Magnée, ""On-glass" process option for BiCMOS technology," *Proc. IEEE BCTM*, 2004.
- [14] P. Deixler, R. Colclaser, D. Bower, N. Bell, W. de Boer, D. Szmyd, S. Bardy, W. Wilbanks, P. Barre, M. van Houdt, J. C. J. Paasschens, H. Veenstra, E. van der Heijden, J. J. T. M. Donkers, and J. W. Slotboom, "QUBiC4G: A  $f_T/f_{max} = 70/100$ Ghz  $0.25\mu$ m low power SiGe-BiCMOS production technology with high quality passives for 12.5Gb/s optical networking and emerging wireless applications up to 20Ghz," *Proc. IEEE BCTM*, pp. 201–204, 2002.
- [15] R. J. E. Hueting, J. W. Slotboom, J. Melai, P. Agarwal, and P. H. C. Magnée, "A new trench bipolar transistor for RF applications," *IEEE Trans. on El. Dev.*, vol. 51, 2004.
- [16] J. A. Appels, H. M. J. Vaes, and W. N. J. Ruis, "Thin layer high-voltage junction FET (ResurfFET)," *IEEE El. Dev. Lett.*, vol. 2, pp. 38–41, 1981.
- [17] C. T. Kirk, "A theory of transistor cutoff frequency  $(f_t)$  falloff at high current densities," *IRE Trans. on El. Dev.*, vol. ED-9, p. 164, 1962.
- [18] J. Melai, P. H. C. Magnée, R. J. E. Hueting, F. I. Neuilly, R. de Kort, and J. W. Slotboom, "A new sub-micron 24 v SiGe:C Resurf HBT," *Proc. IEEE ISPSD*, pp. 33–36, 2004.
- [19] R. Jos, "Future developments and technology options in cellular phone power amplifiers: from Power Amplifier to integrated RF front-end module." *Proc. IEEE BCTM*, pp. 118–125, 2000.
- [20] P.-F. Chen, Y. m. T. Hsin, R. J. Welty, P. M. Asbeck, R. L. pierson, P. J. Zampardi, W.-J. o, M. C. Vincent, and M. F. Chang, "Application of gainp/gaas dhbt's to power amplifiers for wireless communications," *IEEE Trans. on Microwave Theory and Techniques*, vol. 47, pp. 1433– 1438, 1999.