# A Millimeter-Wave Linear Low Noise Amplifier in SiGe HBT Technology with Substrate Parasitic Model

Anand Raghavan<sup>1</sup>, Umesh Jalan<sup>1</sup>, Sudipto Chakraborty<sup>1</sup>, Chang-Ho Lee<sup>1</sup>, Joy Laskar<sup>1</sup>, Emery Chen<sup>1</sup>, JongSoo Lee<sup>1</sup>, John D. Cressler<sup>1</sup>, Greg Freeman<sup>2</sup>, and Alvin Joseph<sup>3</sup>

<sup>1</sup>School of Electrical and Computer Engineering, Georgia Tech, 85 5<sup>th</sup> St., Atlanta, GA 30308 USA Telephone: 404 385-6010 <sup>2</sup>IBM, Hopewell Junction, NY 12533 USA

<sup>3</sup>IBM, Essex Junction, VT 05452 USA

Abstract — This paper outlines the design and implementation of a monolithic millimeter-wave low noise amplifier (LNA) fabricated in a 200 GHz SiGe HBT technology. A simple analytical model of electromagnetic and substrate parasitic effects inherent at millimeter-wave frequencies is also included. A measured gain of 13.3 dB at 45 GHz, with an associated 3 dB bandwidth of 6.7 GHz, is exhibited by the LNA, along with a noise figure of 4.5 dB. The LNA provides linear performance with an IIP<sub>3</sub> of -8 dBm and it dissipates 18 mW.

#### I. INTRODUCTION

Silicon-germanium (SiGe) technology has emerged as a strong contender in the field of very high frequency monolithic circuit design [1]. Circuit designers attempting to utilize the potential of SiGe HBT technologies must therefore face the difficulties associated with low resistivity silicon substrates at millimeter wavelengths. Traditionally, the use of III-V processes in millimeter wave system design avoids substrate parasitic effects in large measure by using semi-insulating substrates. This is clearly not possible in Si-based technologies. Thus the increasing use of SiGe technologies in the mm-wave design space warrants a closer look at circuit design in conjunction with substrate effects, and is addressed in this paper using an LNA designed in state-of-the-art SiGe HBT technology.

The SiGe HBT technology is 100% Si compatible, and employs a novel, reduced thermal cycle, "raised extrinsic base" structure, and utilizes conventional deep and shallow trench isolation, an *in-situ* doped polysilicon emitter, and an unconditionally stable, 25% peak Ge, C-doped, graded UHV/CVD epitaxial SiGe base, all fabricated on an 8  $\Omega$ cm p-type Si substrate [1]. A peak f<sub>T</sub> of 208 GHz (f<sub>max</sub> = 285 GHz) for a 0.12 x 2.5  $\mu$ m<sup>2</sup> geometry structure has been achieved.

This paper is divided into four sections. A brief description of the design of the 45 GHz LNA and parasitic model is presented in section II. In section III, a comparison between measured results and simulations including high frequency substrate effects are presented, followed by a summary.

#### II. LNA DESIGN

#### A. Circuit Design

The LNA was designed using a state-of-the-art 200 GHz SiGe HBT technology on a low resistivity substrate. This technology provides linear, wideband operation in the desired mm-wave region of the spectrum (40-60 GHz). The design employs a 2-stage topology with a common-emitter common-base cascode for the first stage. It functions as a monolithic amplifier with all matching components being realized by microstrip-like inductive elements [2]. The bias currents to the two stages are supplied by current sources designed on chip. Degeneration in the first stage is avoided since the associated parasitics might destabilize amplifier operation.



Fig. 1. Simplified schematic circuit diagram of LNA.

Fig. 1 shows a simplified schematic of the LNA, illustrating its topology. For clarity, distributed parasitic models and substrate impedances are not shown in this view. Such a configuration is chosen to provide optimum gain, along with linear unilateral operation.

## B. Parasitic Model

Electromagnetic coupling between circuit components on chip is in most cases undesirable and difficult to predict. The methods used here may be employed to analytically determine performance and relieve the designer of the need to conceive of and design separate test structures [3]-[5] to measure and isolate these effects prior to actual circuit design. A major source of deviations from simulated behavior is the coupling to the substrate associated with device collector-to-substrate junctions and the accompanying coupling between devices through a low resistivity substrate. As an example, a collector-substrate junction in a SiGe HBT presents a strong possibility of feedback between the transistor output and input. This effect is remarkably enhanced in magnitude at mm-wave frequencies and thus problematic despite the usage of numerous substrate contacts [2].

An important consideration in the modeling of electromagnetic effects in the mm-wave regime is to approximate interconnects by distributed transmission line equivalents. When present in the load or degenerative circuitry of amplifiers, these may cause severe shifts in frequency of operation, reduction in gain, and potential instability. A simple but adequate distributed transmission line model using analytical expressions [6]-[8] is employed to represent the microstrip-like interconnects on chip. The equivalent models resulting from these had inductances and capacitances of the order of 10-30 pH and 10-20 fF respectively. At 50 GHz, passive elements of even such small magnitudes can alter circuit operation significantly.

Since the Si substrate is low resistivity (8-10  $\Omega$ cm), coupling between various nodes in the circuit is clearly possible. With an eye towards robustness, the entire substrate underlying the device components was represented as a mesh of resistors. The grid resistances were each of the order of 100  $\Omega$ . A minimum grid dimension of 60 µm was used in the mesh model. The length of the inductors used in the layout being comparable to the dimensions of the die, the parasitic capacitances to the device base-junction from either end was estimated to be significantly different from the other.

In the proximity of the substrate cutoff frequency given by



Fig. 2. An example of substrate induced feedback as incorporated in the LNA design.

$$\omega_c = \frac{2\pi}{\rho_{sub}\varepsilon_{sub}} \tag{1}$$

apart from resistances, capacitive effects must also be considered. Capacitances estimated were of the order of a few hundreds of fF. A typical example is shown in Fig. 2.

## **III. RESULTS**

Measured gain of the LNA is shown in Fig. 3 along with the simulation results in the presence and absence of our high-frequency coupling models. A large migration in the frequency response as a result of feedback and alteration of matching conditions due to the presence of substrate and electromagnetic effects can be clearly observed.



Fig. 3. Measured and simulated S<sub>21</sub> of LNA.

Fig. 4 shows the return loss at either port of the LNA and compares measured results with simulations. Simulation curves for both the presence and absence of parasitic models are included in the graph. Parasitics have a deleterious effect on broadband noise, accounting for about 0.5 dB increase in noise figure. This is recorded in Fig. 5. Linearity measurements performed on the amplifier revealed a 1dB compression point of -17.5 dBm as shown in Fig. 6. The associated IIP<sub>3</sub> of the LNA is -8 dBm. The circuit operates from a supply voltage of 1.9V and consumes 9.5 mA current.



Fig. 4. Measured and simulated (with and without parasitics) return losses at the ports of the LNA.



Fig. 5. Broadband noise of the LNA.

A die photograph of the LNA is shown in Fig. 7. The die occupies  $625 \ \mu m \ x \ 480 \ \mu m$ .



Fig. 6. 1-dB compression point of the LNA.



Fig. 7. Microphotograph of the LNA.

## IV. CONCLUSION

The design and measurement of a 45 GHz monolithic linear LNA in 200 GHz SiGe HBT technology has been presented. A simple, yet adequate model of substrate coupling and distributed effects in the design of monolithic millimeter wave circuits on low resistivity substrates has been demonstrated. Correlation between the measured results and simulations based on parasitic effects serves as an illustration of the principles presented, and should help enable designers to achieve successful first-pass designs of monolithic circuits at mm-wave frequencies on low resistivity substrates.

## ACKNOWLEDGEMENT

This work was supported by IBM and the Georgia Electronic Design Center at Georgia Tech. The wafers were fabricated at IBM Microelectronics, Essex Junction, VT. The authors are grateful for the support of D. Harame, D. Herman, B. Meyerson, M. Oprysko and the IBM SiGe team.

#### REFERENCES

[1] B. Jagannathan, M. Khater, F. Pagette, J.–S. Rieh, D. Angell, H. Chen, J. Florkey, F. Golan, D. R. Greenberg, R. Groves, S. J. Jeng, J. Johnson, E. Mengistu, K. T. Schonenberg, C. M. Schnabel, P. Smith, A. Stricker, D. Ahlgren, and G. Freeman, "Self-aligned SiGe NPN transistors with 285 GHz  $f_{MAX}$  and 207 GHz  $f_T$  in a manufacturable technology," *IEEE Electron Device Letters*, vol. 23, no. 5, pp. 258-260, May 2002.

- [2] S. Reynolds, B. Floyd, U. Pfeiffer, and T. Zwick, "60GHz transceiver circuits in SiGe bipolar technology," 2004 *IEEE ISSCC Dig. Tech. Papers*, vol. 47, pp. 442-443, February 2004.
- [3] B. Banerjee, B. Matinpour, C. H. Lee, S. Venkataraman, S. Chakraborty, and J. Laskar, "Development of IEEE802.11a WLAN LNA in Silicon-based processes," 2003 IEEE MTT-S Int. Microwave Symp. Dig., vol. 3, pp. 1573-1576, June 2003.
- [4] J. T. Colvin, S. S. Bhatia, and K. K. O, "Effects of substrate resistances on LNA performance and a bondpad structure for reducing the effects in a Silicon bipolar technology," *IEEE Journal of Solid-State Circuits*, vol. 34, no. 9, pp. 1339-1344, September 1999.
- [5] M. Pfost and H.-M. Rein, "Modeling and measurement of substrate coupling in Si-bipolar IC's up to 40 GHz," *IEEE Journal of Solid-State Circuits*, vol. 33, no. 4, pp. 582-591, April 1998.
- [6] H. A. Wheeler, "Transmission-line properties of a strip on a dielectric sheet on a plane," *IEEE Trans. Microwave Theory & Tech.*, vol. 25, no. 8, pp. 631-647, August 1977.
- [7] T. T. Ha, Solid-State Microwave Amplifier Design, John Wiley & Sons, 1981.
- [8] D. M. Pozar, *Microwave Engineering*, John Wiley & Sons, 1998.