# Coplanar W-Band Low Noise Amplifier MMIC Using 100-nm Gate-length GaAs PHEMTs

A. Bessemoulin<sup>1</sup>, Senior Member, IEEE, J. Grunenputt<sup>2</sup>, P. Fellon<sup>1</sup>, A. Tessmann<sup>3</sup>, E. Kohn<sup>4</sup>

<sup>1</sup>United Monolithic Semiconductors S.A.S, route départementale 128 – BP46, 91401 Orsay Cedex, France
<sup>2</sup>United Monolithic Semiconductors GmbH, Wilhelm Runge Strasse 11, D-89081 Ulm, Germany
<sup>3</sup>Fraunhofer Institut Angewandte Festkörperphysik (IAF), Tullastraße 72, D-79108 Freiburg, Germany
<sup>4</sup>University of Ulm, Albert Einstein Allee 45, D-89081 Ulm, Germany
email: alexandre.bessemoulin@ieee.org – Ph. (+33) 1.69.33.05.46 – Fax. (+33) 1.69.33.05.52

*Abstract* — This paper presents the performance of a Wband low noise amplifier MMIC, based on coplanar technology, and utilizing 100-nm gate-length GaAs pseudomorphic power HEMTs. With a chip size of less than 2 mm<sup>2</sup>, this two-stage LNA achieves a small signal gain of more than 12 dB between 90 and 100 GHz, with 12.5-dB gain and 3.9-dB noise figure at 94 GHz. This is the best reported performance for power PHEMT-based LNAs at W-band, which is also comparable to the best results reported with more advanced InP or Metamorphic HEMT low noise technologies.

### I. INTRODUCTION

Passive and active imaging systems in the millimeterwave range have created a demand for low-noise amplifier (LNA) MMICs with high gain, large bandwidth and low power consumption. Thus, to address these applications, Indium Phosphide (InP), and other related metamorphic HEMTs, have been the subject of constant development over the last ten years, due to their excellent transport properties [1-4]. However these technologies still suffer from higher manufacturing cost, lower breakdown voltage, and device reliability issues compared to conventional GaAs PHEMTs.

In this paper, we report the performance of a coplanar two-stage 94-GHz LNA MMIC, using pseudomorphic GaAs HEMTs. Compared to InP or MHEMT [5], the maturity of GaAs PHEMT technology is more advanced, offering more robust devices, and higher power densities at higher breakdown voltage. Already widely in production, this technology takes the advantage of a rapidly growing wafer size, up to 6 inches today, at the lower cost. Moreover, 100-nm gate length devices provide significant improved gain and noise performance compared to existing 0.15-µm GaAs PHEMTs, without a sharp technology shift. Besides, the coplanar waveguide (CPW) technology is very attractive at millimeter wave frequencies due to: the simplified fabrication process, excluding the necessity of backside metallization and viahole processing, the higher isolation between adjacent lines, and its compatibility with flip-chip packaging, among other advantages [1,2,6].

## II. MMIC TECHNOLOGY

The W-band LNA MMIC was fabricated on several pseudomorphic 4"-GaAs wafers. Based on the UMS 0.15-µm power PHEMT technology, the structure of the

double-side doped epitaxy was scaled down for the use of 100-nm class T-gates (22% InGaAs PHEMT), as shown in Fig. 1. This millimeter-wave power process features typically an extrinsic transit frequency  $f_T$  of more than 150 GHz at 3-V drain bias, a peak transconductance  $g_{max}$ =750 mS/mm, a maximum drain current density  $J_{d,max}$ of 650 mA/mm, and more than 7-V gate-drain breakdown voltage. Due to short source-drain spacing, the source and drain resistances are as low as  $R_s < 0.4 \ \Omega$ ·mm. All coplanar MMICs are realized on 635-µm thick substrates, with two gold metallization levels, 30  $\Omega/\Box$  TaN resistors, 250 pF/mm<sup>2</sup> SiN MIM capacitors, and airbridge technology.



Fig. 1: SEM microphotograph of UMS 100-nm gate length GaAs PHEMT technology.

#### III. MMIC DESIGN

A photograph of the W-band MMIC amplifier is shown in Fig. 2. The two-stage amplifier consists of  $2 \times 20 \,\mu\text{m}$  PHEMT devices having source inductive lines, for simultaneous gain and noise matching. The LNA MMIC size is less than  $2.0 \times 1.0 \,\text{mm}^2$ . Further size reduction, up to  $0.5 \,\text{mm}^2$ , is possible, by removing the 50- $\Omega$  line at the output side.

A rigorous methodology was used for the design of the coplanar MMIC low noise amplifier. Optimum source match, and power transfer were considered in the optimization of gain, bandwidth, and noise figure. In order to achieve compact size, the bias networks were directly integrated into the T-matching networks, and the interstage was optimized for direct impedance transformation. Circuit stability was also of primary

concern. Therefore, feedback source lines, large on-chip bypassing capacitors, and appropriate out-off band resistive loading were used to stabilize the LNA for the best trade-off between noise figure and gain, resulting in unconditional stability of the amplifier over the entire frequency range.



Fig. 2: Chip photograph of the W-band coplanar LNA (chip size is  $2.0 \times 1.0 \text{ mm}^2$ ).

# A. PHEMT device optimization

From preliminary characterization level, it could be estimated, that the best compromise between noise figure and gain, is obtained while the PHEMT devices are operated at 250 mA/mm drain current, for a drain voltage of 1.5 V. Then, the single device gate width, and the number of gate fingers were optimized for minimum noise figure at the highest associated gain, on the basis of the scalable small signal equivalent circuit model represented in Fig. 3.



Fig. 3: Small signal equivalent FET & noise model used for the 100-nm GaAs PHEMT technology.

The noise figure optimization is performed by means of the Pospiezalski model [7]. This simple model, compatible with the above small signal equivalent circuit, enables to represent the noise dependence through only two parameters  $T_{\rm g}$  and  $T_{\rm d}$ , being the equivalent noise temperatures of the gate-source  $R_{gs}$  and drain-source  $R_{ds}$ resistances respectively. In the present case, all resistive elements have an equivalent noise temperature of  $T_a=298$  K, except the channel resistance  $1/G_{ds}$ , which has a higher equivalent noise temperature of  $T_d=2100$  K at 250-mA/mm drain current. Fig. 4 shows the minimum noise figure NF<sub>min</sub>, and the total input resistance  $R_{\rm tot} = R_{\rm g} + R_{\rm gs} + R_{\rm s}$ , as a function of the total gate width  $W_{\rm g}$ . For the simple equivalent temperature model of [7], short gate widths give the lowest noise figure. However, our in-house noise model (dashed line), described with different formalism and other noise sources, shows an

optimum plateau near the 40- $\mu$ m gate width range. This behavior was traded off with the optimum gate width  $W_g$  for minimum input resistance, thus enabling higher gain per stage. The optimum gate width for minimum input resistance can be calculated from the small signal equivalent model of Fig. 3, and equals:

$$W_{g,\min} = \sqrt{\frac{r_s + r_{gs}}{r_g}}, \qquad (1)$$

leading to a minimum input resistance  $R_{tot,min}$ =10.3  $\Omega$  for a gate width of 70-µm. Nevertheless, as the 40-µm device gives a lower noise figure for a comparable input resistance (i.e. 12  $\Omega$ ), a 2 × 20 µm PHEMT device was finally chosen. An additional motivation for choosing this device geometry was that this gate width, and number of gate fingers, were used for model extraction. Therefore, the small signal model is much more accurate than any other, scaled down from a different device geometry.



Fig. 4: Simulated total input resistance, and minimum noise figure (f=94 GHz) as a function of the gate width for a 2-finger 100-nm GaAs PHEMT ( $V_d$ =1.5 V,  $I_d$ =250 mA/mm).

#### B. Coplanar element models

Accurate passive element modeling is essential at Wband frequencies. The passive circuit simulation relies on an accurate coplanar element model library, derived from the characterization of experimental test structures, validated up to 120 GHz [6]. All CPW elements have a ground-to-ground spacing of 50  $\mu$ m. Furthermore, line loss is considered in all coplanar devices.

An important coplanar element is the T-junction, which represents one of the most difficult discontinuities to model, because its electrical parameters depend strongly on the stub length, termination impedance, and become frequency dependent at millimeter-wave frequencies. A small error in the phase shift due to the branch line of the CPW T-junction, can lead to significant mismatch in the overall design at W-band. Precise models for the CPW Tjunction (Fig. 5) use sections of transmission lines, and airbridges, with section parameters  $Z_c$  and  $\varepsilon_{re}$ , being extracted from measurements of various test structures. For model verification, test structures with cascaded elements in series (up to 8), were measured. The stubs are terminated with a short, for compatibility with a twoport S-parameter measurement system. Fig. 6 shows a comparison between modeled, and measured Sparameters for eight coplanar T-junctions ( $30-\Omega$  ports) connected in series. Excellent agreement was obtained in both magnitude, and phase up to 120 GHz [6].



Fig. 5: Broadband transmission line based model for the coplanar T-junction (picture: 50/70/30-Ω junction).



Fig. 6: Comparison between simulated- (solid curves), and measured (symbols) S-parameters of 8 cascaded coplanar  $30-\Omega$  T-junctions, over the 0.5-120 GHz frequency range.

## **III. MEASURED PERFORMANCE**

The S-parameters of the LNA MMICs were measured with an Anritsu<sup>®</sup> 0.5-110 GHz ME7808A vector network analyzer. Fig. 7 shows typical on-wafer small signal S-parameters, and noise figure from 75 to 105 GHz. At a drain voltage of 1.5 V, and a total current of 20 mA (identical bias for each stage), this first-pass design LNA demonstrates more than 10-dB gain (S<sub>21</sub>) from 80 to 100 GHz, and 12.5-dB gain at 94 GHz. Input- $(S_{11})$ , and output-  $(S_{22})$  return loss is above 20 dB at 94 GHz, which is very good for this frequency band. The reverse isolation (S<sub>12</sub>) is better than 20 dB over the entire frequency range.

The device noise figure was characterized with the *FhG*-IAF noise measurement setup described in [8]. Using the same bias conditions, an average noise figure (NF) of 3.8 dB was measured between 90 and 100 GHz (Fig. 7,  $NF_{94GHz}$ =3.9 dB). Fig. 8, shows the measured noise figure and associated gain for different bias conditions. The best performance was achieved at

 $V_d$ =1.5 V and 10-mA drain current, with an average noise figure of only 3.6 dB, and 10.3-dB associated gain across the same frequency band (NF<sub>94GHz</sub> < 3.7 dB). Noise figures as low as 3.1 dB, with 10-dB associated gain were also measured at 99 GHz.



Fig. 7: On-wafer measured S-parameters and noise figure of the W-band LNA MMIC at  $V_d$ =1.5 V, and  $I_d$ =20 mA (75-105 GHz).



Fig. 8: Measured gain and noise figure of the W-band LNA at V\_d=1.5 V (top), and V\_d=2.0 V (bottom).

Finally, Table I summarizes the state-of-the-art for two-stage W-band LNA MMICs, realized in different technologies. The performance reported in this paper using 100-nm GaAs power PHEMTs, compares well to the best results achieved with noise-optimized InP HEMT- or MHEMT devices, respectively.

TABLE I: COMPARISON OF VARIOUS REPORTED TWO-STAGE W-BAND LNA MMICS.

| Freq.<br>[GHz] | Gain<br>[dB] | NF<br>[dB] | Technology                     | Ref.      |
|----------------|--------------|------------|--------------------------------|-----------|
| 80-90          | 8.5          | 3.5        | 100-nm MHEMT                   | [2]       |
| 95             | 20           | 2.5        | 100-nm InP                     | [3]       |
| 89             | 14           | 4.8        | 100-nm MHEMT                   | [4]       |
| 94             | 30           | 4.0        | 100-nm GaAs Low<br>Noise PHEMT | [9]       |
| 94             | 13           | 2.3        | 70-nm MHEMT                    | [1]       |
| 90-100         | 10.3<br>12.5 | 3.6<br>3.8 | 100-nm GaAs Power<br>PHEMT     | this work |

## IV. CONCLUSION

The performance of a W-band low noise amplifier MMIC, based on coplanar technology, and utilizing 100-nm gate-length GaAs pseudomorphic power HEMTs, has been presented. The device geometry and bias were optimized for best gain and noise figure. With a chip size of less than 2 mm<sup>2</sup>, this two-stage LNA achieves a small signal gain of more than 12 dB between 90 and 100 GHz, with 12.5-dB gain, and 3.9-dB noise figure at 94 GHz, which is the best reported performance for power PHEMT-based LNAs at W-band, and is also favorably comparable to the best results reported with more advanced low noise InP or Metamorphic HEMT technologies.

## ACKNOWLEDGEMENTS

The authors would like to acknowledge the contribution of their colleagues from the front-side department for professional MMIC processing and H. Massler and W. Reinert from Fraunhofer IAF (Freiburg, Germany) for performing the W-band noise figure measurements.

#### References

- A. Tessmann, A. Leuther, C. Schwoerer, H. Masssler, S. Kudszus, W. Reinert, M. Schlechtweg, "A coplanar 94 GHz Low-noise Amplifier MMIC using 0.07-µm Metamorphic Cascode HEMTs", in Proc. of the IEEE Int. Microwave Symp, pp. 1581-1584, 2003.
- [2] C. Schwoerer, A. Tessmann, M. Leich, A. Leuther, S. Kudszus, A. Bessemoulin, M. Schlechtweg, "Coplanar High Performance MMICs in MHEMT and PHEMT Technology for Applications up to 100 GHz", Proc. of

the Gallium Arsenide & Other Semiconductors Application Symposium (GAAS 2002), pp. 511-514, Milan, Italy, September 2002.

- [3] M. Matloubian, "Advances in Millimeter-Wave FET MMIC Technology," 1999 IEEE Radio Frequency Integrated Circuits Symposium Dig., pp. 141-144, June 1999.
- [4] K.C. Hwang, P. C. Chao, C. Creamer, K. B. Nichols, S. Wang, D. Tu, W. Kong, D. Dugas, and G. Patton, "Very High Gain Millimeter-Wave InAlAs/InGaAs/GaAs Metamorphic HEMTs," 1999 IEEE Electron Device Letters, vol. 20, No. 11, pp. 551-553, Nov. 1999.
- [5] M. Chertouk, W.D. Chang, C.G. Yuan, C.H. Chen, D.T. Tu, "The First 0.15-μm MHEMT 6' GaAs Foundry Service: Highly Reliable Process for 3V Drain Bias Operation", Proc. of the Gallium Arsenide & Other Semiconductors Application Symposium (GAAS 2003), pp. 9-12, Munich, Germany, 2002.
- [6] A. Bessemoulin, M. Sedler, W.H. Haydl, D. Geiger, H. Brugger, M. Schlechtweg, "A complete coplanar element library in commercially available foundry process for millimeter-wave integrated circuit design," in Proc. of the 30<sup>th</sup> European Microwave Conference 2000, Vol.2, pp. 255-258.
- [7] M.W. Pospiezalski, "Modeling of Noise Parameters of MESFETs and MODFETs and their frequency and Temperature Dependence," IEEE Trans. On Microwave Theory Tech., vol. 37, pp.1340-1350, Dec. 1989.
- [8] M. Schlechtweg et al., "Coplanar Millimeter-Wave ICs for W-Band Applications Using 0.15 μm Pseudomorphic MODFETs," *IEEE Journal of Solid-State Circuits*, pp. 1426-1435, Oct. 1996.
- [9] D-W. Tu, et al., "High Gain Monolithic P-HEMT W-Band Four-Stage Low Noise Amplifiers," IEEE Microwave and Millimeter-Wave Monolithic Circuit Symposium, Technical Digest, pp. 29 – 32, 1994.