Transistor specifications and substrate defect's in GaAs test circuits

Fillard, J.P. ; Castagné, M. ; Gall, P. ; Bonnafe, J. (1990) Transistor specifications and substrate defect's in GaAs test circuits. In: Gallium Arsenide Applications Symposium. GAAS 1990, 19-20 April 1990, Rome, Italy.
Full text disponibile come:
[thumbnail of GAAS_90_057.pdf]
Anteprima
Documento PDF
Download (2MB) | Anteprima

Abstract

It has been known for years that defects in GaAs wafers induce large perturbations and scattering in the specifications of transistors. Japanese workers (Y Nanishi) have performed extended investigations on this correlation using bidimensional mapping techniques whereas other people have used the so called Dense Row Pattern or matrix FET areas method. In this communication we present new results related to the inspection of microprecipitates revealed by Laser Scanning Tomography (LST). This high sensitivity technique allows us to obtain images of micropecipitates in the bulk material with especially high resolution and narrow sectioning specifications. It has been extended to the region underlying the surface just beneath the transistor channel. A statistical evaluation of the threshold voltage and the side gating effect has been studied and correlated with the neighbouring microprecipicates.

Abstract
Tipologia del documento
Documento relativo ad un convegno o altro evento (Atto)
Autori
AutoreAffiliazioneORCID
Fillard, J.P.
Castagné, M.
Gall, P.
Bonnafe, J.
Settori scientifico-disciplinari
DOI
Data di deposito
02 Feb 2006
Ultima modifica
17 Feb 2016 14:49
URI

Altri metadati

Statistica sui download

Statistica sui download

Gestione del documento: Visualizza il documento

^